



## 8x 100GbE Network Ports and VU9P/13P FPGA

The XUP-VV8 offers a large AMD FPGA in a 3/4-length PCIe board featuring QSFP-DD (double-density) cages for maximum port density. Using the Virtex UltraScale+ VU13P or VU9P FPGA, the board supports up to 8x 100GbE or 32x 10/25GbE.

The FPGA provides large logic and memory resources—up to 3.8M logic cells and 455Mb embedded memory. The board also provides a jitter cleaner to support synchronous ethernet. The board can be configured as single width for users who don't need external memory on the DIMMs.

# 



AMD VU13P FPGA: lidless package is used by BittWare's Viper thermal management for enhanced cooling performance



Module connects to one of the

# **Additional Services**

Take advantage of BittWare's range of design, integration, and support options



Customization Additional specification options or accessory boards to meet your exact needs.



Server Integration Available pre-integrated in our <u>TeraBox servers</u> in a range of configurations.



Application Optimization Ask about our services to help you port, optimize, and benchmark your application.



Service and Support BittWare Developer Site provides online documentation and issue tracking.

## **Board Specifications**

| FPGA            | <ul> <li>Virtex UltraScale+</li> <li>VU9P or VU13P in D2104 package</li> <li>Core speed grade - 2</li> <li>Contact BittWare for other FPGA options</li> </ul>                   |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| On-board Flash  | Flash memory for booting FPGA                                                                                                                                                   |
| External memory | <ul> <li>4 DIMM sites, each supporting:</li> <li>Up to 128 GBytes DDR4 x72 with ECC</li> <li>Up to 576 Mbits dual QDR-II+ x18 (2 independent 288 Mbit banks)</li> </ul>         |
| Host interface  | x16 Gen3 interface direct to FPGA                                                                                                                                               |
| USB port        | <ul> <li>Micro USB: access to BMC, FPGA JTAG, and FPGA<br/>UART</li> </ul>                                                                                                      |
| Timestamp       | 1 PPS input and 10MHz clock input                                                                                                                                               |
| OCuLink         | <ul> <li>2 OCuLink on rear edge, each connected to FPGA<br/>via 4x GTY transceivers</li> </ul>                                                                                  |
| QSFP cages      | <ul> <li>4 QSFP-DD cages on front panel</li> <li>Each supports 2x 100GbE, 2x 40GbE, 8x 25GbE, or<br/>8x 10GbE</li> <li>Jitter cleaner for network recovered clocking</li> </ul> |

| Board<br>Management<br>Controller | <ul> <li>Voltage, current, temperature monitoring</li> <li>Power sequencing and reset</li> <li>Field upgrades</li> <li>FPGA configuration and control</li> <li>Clock configuration</li> <li>I<sup>2</sup>C bus access</li> <li>USB 2.0</li> <li>Voltage overrides</li> </ul> |
|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Cooling                           | <ul> <li>Standard: dual-width passive heatsink</li> <li>Optional: single-width passive heatsink*</li> </ul>                                                                                                                                                                  |
| Electrical                        | <ul> <li>On-board power derived from 12V PCIe slot &amp; two<br/>AUX connectors (8-pin)</li> <li>Power dissipation is application dependent</li> </ul>                                                                                                                       |
| Environmental                     | <ul> <li>Operating temperature 5°C to 35°C</li> </ul>                                                                                                                                                                                                                        |
| Form factor                       | <ul> <li>¾-length, standard-height PCle dual-width board</li> <li>Single-width option*</li> <li>111.15mm x 254.00mm (4.376in x 10.000in)</li> </ul>                                                                                                                          |

#### **Development Tools**

| System<br>development | BittWorks II Toolkit - host, command, and debug tools for BittWare hardware                                                                               |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| FPGA development      | <ul> <li>FPGA Examples - example Vivado projects, available with the BittWorks II Toolkit</li> <li>AMD Tools - Vivado<sup>®</sup> Design Suite</li> </ul> |

#### Safety & Compliance

- FCC (USA) 47CFR15.107 / 47CFR15.109
- CE (Europe) EN55032:2015 / EN55035:2017
- UKCA (United Kingdom) BS EN55032:2015 / BS EN55035:2017
   JCFS (Canada) JCFS-003 Issue 6 January 2016
- ICES (Canada) ICES-003 Issue 6 January 2016
   Dal ICE, Directive 2011/CE/ELL of the Evenence
- RoHS: Directive 2011/65/EU of the European Parliament and of the Council of 8 June 2011 on the restriction of the use of certain hazardous substances in electrical and electronic equipment

\* Available on boards with no external memory

## To learn more, visit www.BittWare.com

r0 v1 | last revised 2025.05.28

© BittWare 2025

UltraScale, Virtex, and Vivado are registered trademarks of AMD Corp. All other products are the trademarks or registered trademarks of their respective holders.

