## Agilex™ FPGA card with 3x QSFP-DDs 3x 200GbE with up to 128GBytes DDR4 SDRAM BittWare's IA-840f is an Altera Agilex™-based FPGA card designed to deliver up to 40% higher performance for data center, networking and edge compute workloads. BittWare maximized I/O features on the card using the Agilex chip's unique tiling architecture with three QSFP-DDs (3× 200G) and PCIe Gen4 x16. The card also supports Intel oneAPI™, which enables an abstracted development flow for dramatically simplified code re-use across multiple architectures. The IA-840f supports Intel's OneAPI open standardsbased unified programming model # key features Intel OneAPI support Altera Agilex™ FPGA with up to **2.6M Logic Elements** ### **Additional Services** Take advantage of BittWare's range of design, integration, and support options **Customization** Additional specification options or accessory boards to meet your exact needs. #### **Server Integration** Available pre-integrated in our <u>TeraBox servers</u> in a range of configurations. #### **Application Optimization** Ask about our services to help you port, optimize, and benchmark your application. #### **Service and Support** BittWare Developer Site provides online documentation and issue tracking. #### **Board Specifications** | FPGA | <ul> <li>Altera Agilex 7 F-Series</li> <li>AGF027 in an R2581A package</li> <li>Core speed grade -2: I/O speed grade -2</li> <li>Contact BittWare for other Agilex FPGA options</li> </ul> | |-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | On-board Flash | 2Gbit Flash memory for booting FPGA | | External memory | <ul> <li>2x 288-pin DIMM slots, each supporting up to 16GB DDR4 SDRAM modules (up to 32GB total)</li> <li>2x banks on-board DDR4, up to 32GB each</li> </ul> | | Host interface | x16 Gen4 interface direct to FPGA, connected to<br>PCIe hard IP | | QSFP-DD cages | <ul> <li>3 QSFP-DD cages on front panel connected directly to FPGA via 24 transceivers</li> <li>User programmable low jitter clocking supporting 10/25/40/100GbE</li> <li>Each QSFP-DD can be independently clocked</li> <li>Jitter cleaner for network recovered clocking</li> <li>Multi-rate hard MAC+FEC for 10/25/100GbE (4x HardIP)</li> <li>Fully backward compatible with QSFP28s</li> </ul> | | External clocking | 1 PPS and 10MHz ref clk front panel inputs<br>(optional) | | USB | USB access to BMC, USB-JTAG, USB-UART | | Board<br>Management<br>Controller | <ul> <li>Voltage, current, temperature monitoring</li> <li>Power sequencing and reset</li> <li>Field upgrades</li> <li>FPGA configuration and control</li> <li>Clock configuration</li> <li>Low bandwidth BMC-FPGA comms with SPI link</li> <li>USB 2.0</li> <li>PLDM support</li> <li>Voltage overrides</li> </ul> | | Cooling | <ul><li>Standard: dual-slot passive heatsink</li><li>Optional: dual-slot liquid cooling</li></ul> | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Electrical | <ul> <li>On-board power derived from PCle slot 12V and two AUX connectors</li> <li>Power dissipation is application dependent</li> <li>Typical max power consumption 225W</li> </ul> | | Environmental | Operating temperature: 5°C to 35°C | | Quality | <ul> <li>Manufactured to IPC-A-610 Class 2</li> <li>RoHS compliant</li> <li>CE, FCC, UKCA &amp; ICES approvals</li> </ul> | | Form factor | <ul> <li>Standard-height, dual-slot PCle card</li> <li>111.15mm x 266.70mm (4.376in x 10.500in)</li> </ul> | #### **Development Tools** | System<br>development | BittWare SDK including PCIe driver, libraries, and board monitoring utilities | |-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | Application development | Supported design flows - Intel FPGA oneAPI Base<br>Toolkit, Intel High-Level Synthesis (C/C++) and Quar-<br>tus Prime Pro (HDL, Verilog, VHDL, etc.) | #### **Safety & Compliance** - FCC (USA) 47CFR15.107 / 47CFR15.109 - CE (Europe) EN55032:2015 / EN55035:2017 / EN61000-3-2:2019 + A1:2021 / EN610003-3:2013 + A1:2019 - UKCA (United Kingdom) BS EN55032:2015 / BS EN55035:2017 / BS EN61000-3-2:2019 + A1:2021 / BS EN610003-3:2013 + A1:2019 - ICES (Canada) ICES-003 Issue 7 - RCM (Aus/NZ) - Safety: CE (Europe) EN IEC 62368-1:2018 / EN IEC 62368-1:2020 + A11:2020 with national differences for Australia, New Zealand, EU Group, Singapore, United States, Canada and UK - Safety: AS/NZS 62368-1:2022 - Safety: CSA/UL 62368-1:2019 - Safety: UKCA (United Kingdom) BS EN IEC 62368-1:2018 / BS EN IEC 62368-1:2020 +A11:2020 - CB Scheme Certificate No. DK-141340-UL - RoHS compliant to the 2011/65/EU + 2015/863 directive #### To learn more, visit www.BittWare.com r3 v3 | last revised 2025.09.26 © BittWare 2025 Agilex is a trademark of Intel Corp. All other products are the trademarks or registered trademarks of their respective holders.